微波EDA网,见证研发工程师的成长!
首页 > 研发问答 > 微波和射频技术 > 天线设计和射频技术 > wb pll

wb pll

时间:04-08 整理:3721RD 点击:
Hi,
i am going to design wb synthesizer (3G~7G). now i am using one loop PLL, but the phase noise is not desired.teh desires phase noise is atleast -126dBc/Hz at offset 100KHz. anohther desired parameter is 1ms locktime. would you please help me with the structurethat i can get the desired parameters?
and another question, in a pll i can not reach the phase noise of the VCO which is mentioned in the datasheet, even at the distance of 100KHz of the desired signal, while the loop filter is less than 10KHz? what could the problem be?
tnx

I think your spec. is not accurate, -126dBc/Hz@100KHz is too tough in 3G~7G range

I think so, maybe it is -126dBc/Hz@1MHz

Best Regards.

Copyright © 2017-2020 微波EDA网 版权所有

网站地图

Top