微波EDA网,见证研发工程师的成长!
首页 > 研发问答 > 综合技术问答 > EDA使用问答 > VCS 编译出错 不能生成simv文件

VCS 编译出错 不能生成simv文件

时间:03-15 整理:3721RD 点击:
VCS编译后的错误提示:

/usr/bin/x86_64-linux-gnu-ld: /home/dalys/software/synopsys/verdi/share/PLI/VCS/LINUXAMD64/pli.a(vcs_init.o): relocation R_X86_64_32 agAInst `.rodata.str1.1' can not be used when making a PIE object; recompile with -fPIC
/usr/bin/x86_64-linux-gnu-ld: /home/dalys/software/synopsys/verdi/share/PLI/VCS/LINUXAMD64/pli.a(vcs_core_select.o): relocation R_X86_64_32 against `.rodata.str1.1' can not be used when making a PIE object; recompile with -fPIC
/usr/bin/x86_64-linux-gnu-ld: /home/dalys/software/synopsys/vcs/linux64/lib/vcs_save_restore_new.o: relocation R_X86_64_32S against undefined symbol `_sigintr' can not be used when making a PIE object; recompile with -fPIC
/usr/bin/x86_64-linux-gnu-ld: final link failed: Nonrepresentable section on output
collect2: error: ld returned 1 exit status
Makefile:107: recipe for target 'product_timestamp' failed
make: *** [product_timestamp] Error 1
Make exited with status 2
cpu time: .265 seconds to compile + .476 seconds to elab + .313 seconds to link[/code]

遇到了同样的问题,小编有解决吗?



小编解决了吗,遇到同样问题

Copyright © 2017-2020 微波EDA网 版权所有

网站地图

Top